



#### A Low-pass Delta-Sigma Modulator for Biosensing Applications

Shumaila Sharif and Rida Iftikhar, ArshadHussain Department of Electronics, Faculty of Natural Sciences Quaid-i-Azam University, Islamabad 45320-Pakistan

#### ABSTRACT

Thispaper presents a modeling and simulation of third-order single-bit cascade-ofmultiple-feedback (CIFB) delta-sigma modulator Analog-to-Digital Converter (ADC) for electroencephalogram (EEG) used in wearable bio-signal sensing. The modulator can achieve more than 16-bit resolution for signal bandwidth of 100 Hz. Consider the higher stability, CIFB topology is considered for the modulator. The signal transfer function (STF) does not show peak at the low frequencies. The noise transfer function (NTF) shows ideal third-order noise shaping. To achieve the higher signal-to-noise ratio (SNR) the out-ofband-gain (OBG) of 2.5 adjusted even third-order loop filter. The modulator uses oversampling ration of 128 for the targeted signal bandwidth. The CIFB structure allow maximum stability due to three digital-to-Analog (DAC) implemented and considering the smaller full-scale of the modulator. Due to CIFB topology larger swing inside the loop filter, that demand higher DC gain operational amplifier for the integrator. The loop filter will process signal as well as quantization noise in the proposed modulator. The CIFB modulator with out-of-band gain (OBG) of 2 and without NTF zero optimization can achieve SNR of 71,97,119 with OSR of 32, 64, 128, respectively for limited full-scale input signal of 400 mV. Also, the operational amplifier in the loop filter is investigate for limited DC gain requirement. Finally, the modulator is simulated for non-idealities of thermal noise and flicker noise.

**Keywords**:Operational amplifier, Analog-to-digital converter, Digital-to-analog converter, Signal-transfer function, Noise transfer function.

### 1. INTRODUCTION

A high-resolution third-order single-bit delta-sigma modulator investigated for biosensing application. The modulator can achieve SNR of 119dB without thermal noise simulation. Wireless and implantable biomedical applications. such asECG (electrocardiography) and neural implants, have foundrecent interest in the integrated circuits community, due to theopportunity for improved system integration, resulting in lowercost, area and battery life. Within these systems, the analogfront end consists of a low-power preamplifier followed by anADC. An ADC is designed for front-end of biosensor applications. The ADC have a 16-bit successive approximation register (SAR) analog-todigital converter (ADC) with analog frontend and optical front-end circuit to detect biomedicalsignal for electroencephalography(EEG) applications. The proposed integrated design is 16-bit SAR ADC that achieves exceptional performance while consuming very low consumption and high dynamic range (DR) in parallel two pairs of 8-bit SAR ADC with SC low-pass filter. The dynamic comparator contains an asynchronous control sampling switches between high and low potential to internally proposed the timing source to optimizing dissipation of half comparator and digital circuit [1].Modern biosensors play a critical role in healthcare and have a quickly growing commercial market. Compared to traditional optical-based sensing,





electrochemical biosensors are attractivedue to superior performance in response time, cost, complexity and potential for miniaturization. To address the shortcomings of traditional benchtop electrochemical instruments, in recent years, many complementary metal oxide semiconductor (CMOS) instrumentation beenreported circuits have for electrochemical biosensors. This work provides a review and analysis of CMOSelectrochemical instrumentation circuits. First, important concepts in electrochemical sensing arepresented from an instrumentation point of view. Then, electrochemical instrumentation circuitsare organized into functional classes, and reported CMOS circuits are and analyzedto reviewed illuminate design options and performance tradeoffs two-channel micro-power [2].A incremental ADC, designed for biosensor interface circuits, is reported. It uses a noise-coupled multi-bit delta-sigma loop, integrated with а novel digital decimation filter operating in nearthreshold. It was realized in the IBM 90 nm CMOS technology. The fabricated 90nm CMOS prototype device, for a 1  $V_{pp}$ differential input range, experimentally shows a 74dB SNDR up to 2 kHz (1 kHz/channel) signal bandwidth. The total measured power consumption of the modulator is 13.5 µW [3]. This biosensor interface presents an ultra-low power incremental ADC for biosensor interface circuits. The ADC consists of a resettable second-order delta-sigma ( $\Delta \Sigma$ ) modulator core and a resettable decimation filter. Several techniques are adopted to minimize its power consumption. A feedforward path is introduced to the modulator core to relax the signal swing linearity requirement of and the integrators. A correlated-double-sampling (CDS) technique is applied to reject the offset and 1/f noise, thereby removing

the integrator leakage and relaxing the gain requirement of the OTA. A simple double-tailed inverter-based fullv differential OTA using a thick-oxide CMOS proposed to operate in the is subthreshold region to fulfill both an ultra-low power and a large output swing at 1.2 V supply. The signal addition before the comparator in the feedforward architecture is performed in the current domain instead of the voltage domain to minimize the capacitive load to the integrators. The capacitors used in this design are of customized metaloxide-metal (MOM) type to reach the minimum capacitance set by the kT/Cnoise limit. Fabricated with a 1P6M 0.18 µm CMOS technology, the presented incremental ADC consumes 600 nW at 2 kS/s from a 1.2 V supply and achieves 68.3 dB signal to noise and distortion ratio (SNDR) at the Nyquist frequency and an FOM of 0.14 pJ/conversion step. The core area is 100×120 µm [4]. This paper presents a low-power all-MOS delta-sigma specifically optimized for the ADC potentiostatic biasing and amperometric read-out of electrochemical sensors. The proposed architecture reuses the dynamic properties of the sensor itself to implement a continuous-time mixed electrochemical delta-sigma modulator with minimalist analog circuits fully integrable in purely digital CMOS technologies. Α 25-µW smart electrochemical sensor demonstrator integrated low-cost in 1M CMOS technology with Au post-processing is presented. Experimental results show dynamic electrical range values exceeding 10-bit, while electrochemical figures exhibit linearity levels close to R2=0.999 combined with RSD<15% in terms of reproducibility. A comparative test with commercial potentiostat equipment is also included to qualify the performance of the proposed ADC[5].





This paper proposedathird-order singlebit cascade-of-multiple-feedback (CIFB) delta-sigma modulator Analog-to-Digital Converter (ADC) for electroencephalogram (EEG) used in bio-signal sensing. The wearable modulator can achieve more than 16-bit resolution for signal bandwidth of 100 Hz. Consider the higher stability, CIFB topology is considered for the modulator. The signal transfer function (STF) does not show peak at the low frequencies. The noise transfer function (NTF) shows ideal third-order noise shaping. To achieve the higher signal-to-noise ratio (SNR) the out-of-band-gain (OBG) of 2.5 adjusted even third-order loop filter. The modulator uses oversampling ration of 128 for the targeted signal bandwidth. The CIFB structure allow maximum stability due to three digital-to-Analog (DAC) implemented and considering the smaller full-scale of the modulator. Due to CIFB topology larger swing inside the loop filter, that demand higher DC gain

operational amplifier for the integrator. The loop filter will process signal as well as quantization noise in the proposed modulator. The CIFB modulator with outof-band gain (OBG) of 2 and without NTF zero optimization can achieve SNR of 71,97,119 with OSR of 32, 64, 128, respectively for limited full-scale input signal of 400 mV. Also, the operational amplifier in the loop filter is investigate for limited DC gain requirement. Finally, the modulator is simulated for nonidealities of thermal noise and flicker noise.

After the introduction, the second section discuss the design of the thirdorder modulator design with CIFB structure, while the third section describes the modeling and simulation of the modulator and explain thefunctionality of the integrator with non-idealities. Finally, the section four concludes the paper.

### 2. MODULATORDESIGN





A third-order modulator is proposed for the biosensing application. Due to smaller full scale, higher order loop is stable. Also, the CIFB topology allows for

### Table I : CIFB Cofficients



Figure 3: Output PSD plot (CIFB)

maximum feedback DAC response with higher stability. Three integrators inside the loop filter with 1-bit guantizer. The complete modulator is modeled using MATLAB toolbox Delta-Sigma Toolbox [12]. The out-of-band-gain(OBG) of 2.5 adjusted to cater the higher performance of the modulator. Also, this ensure the higher stability of the modulator. The modulator with CIFB loop filter will process signal as well as quantization noise in the proposed modulator. The CIFB modulator with out-of-band gain (OBG) of 2 and without NTF zero optimization can achieve SNR of 71,97,119 with OSR of 32, 64, 128, respectively for limited full-scale input signal of 400 mV. Due to the low pass modulator, the STF of the modulator have low pass behavior. While the NTF have high pass response to shape more quantization noise at high frequency as shown in Figure. 1. The coefficients of the proposed third order CIFB modulator obtained from Delta-Sigma Toolbox.These coefficientsrepresent the ratio of capacitors at the discrete timeimplementation of the modulator. Table-I shows the coefficient of the proposed modulator structure.The signal-transfer function (STF) and noise transfer function (NTF) of the modulator is shown in Figure 1. As it is shown from the Figure 1 clearly that the OBG of the CIFB modulator is 6. While STF of the modulator shows lowpass response to allow those signals, which are at low frequencies and attenuate high frequency signal. The Figure 2 shows the output power spectral density (PSD) plot with SNR of 119, achieving effective number of bit (ENOB) of 19-bit. The modulator NTF shows a sharp noise shaping response due to the reason that all integrator inside the loopfilter is assumed having infinite DC gain. Due to large OSR of 128,





the signal bandwidth is small. Due to CIFB topology of the modulator the signal swing inside the loopfilter is large as a results operational amplifier with very high DC gain will be demanded for the suppression of the quantization noise. Due to CIFB topology the stability of the loopfilter is very high due to the advantage of multiple feedbacks, while the overall modulator becomes power hungry with many high DC gain amplifier inside the loopfilter.

# 3. RESULTS & DICUSSION

The third-order single-bit modulator simulated and modeled in MATLAB for biosensing application can achieve SNR of 119 dB with very small full-scale of 400 mV. The proposed modulator further simulated with circuit non-idealities using SDToolbox[13]. The modulator also investigated for circuit non-idealities like thermal noise and flicker noise.

## 4. CONCLUSION

A low-pass ADC for biosensing application designed to achieve higher SNR with moderate to higher OSR. The noise transfer function (NTF) shows ideal thirdorder noise shaping. To achieve the higher signal-to-noise ratio (SNR) the outof-band-gain (OBG) of 2.5 adjusted even third-order loop filter. The modulator uses oversampling ration of 128 for the The CIFB targeted signal bandwidth. structure allow maximum stability due to digital-to-Analog three (DAC) implemented and considering the smaller full-scale of the modulator. Due to CIFB topology larger swing inside the loop filter, that demand higher DC gain operational amplifier for the integrator. The loop filter will process signal as well as quantization noise in the proposed modulator. The CIFB modulator with outof-band gain (OBG) of 2 and without NTF zero optimization can achieve SNR of 71,97,119 with OSR of 32, 64, 128, respectively for limited full-scale input signal of 400 mV.

## 5. ACKNOWLEDGMENT

This research work was supported by System-on-Chip Design Laboratory (SoC), Department of Electronics, Faculty of Natural Sciences, Quaid-i-Azam University, Islamabad, Pakistan.

## 6. **REFERENCES**

- [1] W. Lai, 2020, SAR ADC with Optical Frontend for Biosensor Applications, IEEE Electrical Design of Advanced Packaging and System(EDAPS), Dec 14-16, 2020.
- [2] H. Li, et al,2017,CMOS Electrochemical Instrumentation for Biosensor Microsystem: A Review, Sesnor, 74.
- [3] C. Chen , et al,2012, A 12-bit 7 μW /channel 1kHz/channel incremental ADC for Biosensor interface circuits, IEEE Internationla Symposium on Circuit and Systems, pp. 2969-2972.
- [4] **T. Huang T, et al, 2014,** A 1.2 V 600 nW 12-bit 2 kS/s incremental ADC for biosensor applications, Journal of Semiconductors, 35(11), pp. 1150071-1150076.
- [5] S. Sutula, et al, 2014, A 25-uW All MOS Potentiostatic Delta-Sigma ADC for Smart Electrochemical Sensors, IEEE Trans on Circuit & Syst-I, 61(3), pp. 671-679.
- [6] Yoon D, et al, 2015, A continuous-time sturdy-MASH Delta-Sigma Modulator in 28nm CMOS, IEEE Journal of Solid-State Circuit, 50(12), pp. 2880-2890.



- [7] S.Norsworthy, Richard Schreier, G.C. Temes, 1997, Delta-Sigma Data Converter Theory, Design, and Simulation, John Wiley & Sons, Inc., Hoboken, New Jersey.
- [8] Yao Xiao, et al, 2020, A 100-MHz Bandwidth 80-dB Dynamic Range Countinuous-time Delta-Sigma Modulator with a 2.4-GHz Clock Rate, Nanoscale Research Letters.
- [9] Wei Wang, at al., 2019, A 72.6dB SNDR 100MHz BW 16.36mW CTDSM with Preliminary Sampling and Quantization Scheme in Backend Subranging QTZ, IEEE Internation Conference of Solid-State Circuit &Conference (ISSCC), pp. 340-342.
- [10] Sheng-Jui Huang, et al., 2017, A 125MHz-BW 71.9dB-SNDR VCO-Based CT delta-sigma ADC with segmented Phase-Domain ELD Compensation in 16nm, IEEE International Solid-State Circuit Conference (ISSCC), pp. 470-472.
- [11] Yunzhi Dong , et al., 2016, A 930mW 69db-DR 465MHz-BW CT 1-2 MASH ADC in 28 nm CMOS, IEEE International Solid-State Circuit Conference (ISSCC), pp. 278-280.
- [12] **R. Scherier** Delta-Sigma Toolbox ((<u>http://www.mathworks.com/m</u> <u>atlancentral/fileexchange/19-</u> <u>delta-sigma-toolbox</u>).
- [13] Shanti Paven, Richjard Schreier and G.C. Temes, Understanding Delta-Sigma Data Converters Second Edition, IEEE Press Wiley
- [14] S. Brigati SDToolbox (<u>http://www.mathworks.com/ma</u> <u>tlabcentral/fileexchange/2460-sd-</u> <u>toolbox</u>).
- [15]